Part Number Hot Search : 
4VHC1G LR36683N BCX5610 287RF R742Y 1202Z SM160 05E41
Product Description
Full Text Search
 

To Download MDT10P05 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 MDT10P05(BE)
1. General Description
This EPROM-Based 8 -bit micro-controller uses a fully static CMOS design technology combines higher speeds and smaller size with the low power and high noise immunity. On chip memory system includes 0.5 K words of ROM, and 32 bytes of static RAM. about 10p ): RCLow cost RC oscillator LFXTLow frequency crystal oscillator XTALStandard crystal oscillator HFXTHigh frequency crystal oscillator u 4 oscillator start-up time can be selected by programming option: 150 s, 20 ms, 40 ms, 80 ms u On-chip RC oscillator based Watchdog Timer(WDT) can be operated freely u 12 I/O pins with their own independent direction control
2. Features
The followings are some of the features on the hardware and software : u Fully CMOS static design u 8-bit data bus u On chip ROM size : 512 words u Internal RAM size : 32 bytes (25 general purpose registers, 7 special registers) u 36 single word instructions u 14-bit instructions u 2-level stacks u Operating voltage : 2.3V ~ 6.0 V u Operating frequency : 0 ~ 20 MHz u The most fast execution time is 200 ns under 20 MHz in all single cycle instructions except the branch instructions u Addressing modes include direct, indirect and relative addressing modes u Power-on Reset u Power edge-detector Reset u Sleep Mode for power saving u 8-bit real time clock/counter(RTCC) with 8-bit programmable prescaler u 4 types of oscillator can be selected by programming option (Internal Capacitor
please preview ttp;//www.mdtic.com.tw
3. Applications
The application areas of this MDT10P05 range from appliance motor control and high speed automotive to low power remote transmitters/receivers, pointing devices, and telecommunications processors, such as Remote controller, small instruments, chargers, toy, automobile and PC peripheral ... etc.
This specification are subject to be changed without notice. Any latest information
P. 1
2005/6
VER1.3
MDT10P05(BE)
4. Pin Assignment
DIP / SOP 18 17 16 15 14 13 12 11 10
SSOP
PA1 PA0 OSC1 OSC2 Vdd PB7 PB6 PB5 PB4 PA2 PA3 RTCC /MCLR VSS VSS PB0 PB1 PB2 PB3 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 PA1 PA0 OSC1 OSC2 VDD VDD PB7 PB6 PB5 PB4
PA2 PA3 RTCC /MCLR Vss PB0 PB1 PB2 PB3
1 2 3 4 5 6 7 8 9
5. Pin Function Description
Pin Name PA0~PA3 PB0~PB7 RTCC /MCLR OSC1 OSC2 Vdd Vss I/O I/O I/O I I I O Function Description Port A, TTL input level Port B, TTL input level Real Time Clock/Counter, Schmitt Trigger input levels Master Clear, Schmitt Trigger input levels Oscillator Input Oscillator Output Power supply Ground
6. Memory Map
(A) Register Map Address 00 01 02 03 Description Indirect Addressing Register RTCC PC STATUS
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 2
2005/6
VER1.3
MDT10P05(BE)
Address 04 05 06 07~1F MSR Port A Port B Internal RAM, General Purpose Register Description
(1) IAR ( Indirect Address Register) : R0 (2) RTCC (Real Time Counter/Counter Register) : R1 (3) PC (Program Counter) : R2
Write PC, CALL --- always 0 LJUMP, JUMP, LCALL --- from instruction word RTWI, RET --- from STACK
A9
A8
A7~A0
Write PC, JUMP, CALL --- always 0 (ROM 0.5K) LJUMP, LCALL --- from instruction word RTWI, RET --- from STACK
Write PC --- from ALU LJUMP, JUMP, LCALL, CALL --- from instruction word RTWI, RET --- from STACK
(4) STATUS (Status register) : R3 Bit 0 1 2 3 4 5-7 Symbol C HC Z PF TF XX Carry bit Half Carry bit Zero bit Power loss Flag bit Time overflow Flag bit General purpose bit Function
(5) MSR (Memory Select Register) : R4
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 3
2005/6
VER1.3
MDT10P05(BE)
(6) PORT A : R5 PA3~PA0, I/O Register (7) PORT B : R6 PB7~PB0, I/O Register (8) TMR (Time Mode Register) Bit Symbol Prescaler Value Function RTCC rate WDT rate 000 1:2 1:1 001 1:4 1:2 010 1:8 1:4 011 1 : 16 1:8 100 1 : 32 1 : 16 101 1 : 64 1 : 32 110 1 : 128 1 : 64 111 1 : 256 1 : 128 Prescaler assignment bit : 0 X RTCC 1 X Watchdog Timer RTCC signal Edge : 0 X Increment on low-to-high transition on RTCC pin 1 X Increment on high-to-low transition on RTCC pin RTCC signal set : 0 X Internal instruction cycle clock 1 X Transition on RTCC pin
2X0
PS2X0
3
PSC
4
TCE
5
TCS
(9) CPIO A, CPIO B (Control Port I/O Mode Register) The CPIO register is "write-only" x"0", I/O pin in output mode; x"1", I/O pin in input mode. (10) EPROM Option by writer programming : Oscillator Type RC Oscillator Oscillator Start-up Time 150 s,20ms,40ms,80ms 20 ms,40ms,80ms 20ms,40 ms,80ms 40 ms,80 ms
HFXT Oscillator XTAL Oscillator LFXT Oscillator
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 4
2005/6
VER1.3
MDT10P05(BE)
Watchdog Timer control Watchdog timer disable all the time Watchdog timer enable all the time
Power Edge Detect PED Disable
Security bit Security Disable Security Enable
PED Enable
The default EPROM security is disable. Once the IC was set to enable, it can not set to disable again. (B) Program Memory Address 000-1FF 1FF Description Program memory for MDT10P05 The starting address of the power on, external reset or WDT time-out reset for MDT10P05
7. Reset Condition for all Registers
Register CPIO A CPIO B TMR IAR RTCC PC STATUS MSR PORT A PORT B Address 00h 01h 02h 03h 04h 05h 06h Power-On Reset 1111 1111 1111 1111 - - 11 1111 xxxx xxxx xxxx xxxx 1111 1111 0001 1xxx 111x xxxx - - - - xxxx xxxx xxxx /MCLR or WDT Reset 1111 1111 1111 1111 - - 11 1111 uuuu uuuu uuuu uuuu 1111 1111 000# #uuu 111u uuuu - - - - uuuu uuuu uuuu
Note : uxunchanged, xxunknown, - xunimplemented, read as "0" #xvalue depends on the condition of the following table
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 5
2005/6
VER1.3
MDT10P05(BE)
Condition /MCLR reset (not during SLEEP) /MCLR reset during SLEEP WDT reset (not during SLEEP) WDT reset during SLEEP Status: bit 4 u 1 0 0 Status: bit 3 u 0 1 0
8. Instruction Set
Instruction Code 010000 00000000 010000 00000001 010000 00000010 010000 00000011 010000 00000100 010000 00000rrr 010001 1rrrrrrr 011000 trrrrrrr 111010 iiiiiiii 010111 trrrrrrr 011001 trrrrrrr 011010 trrrrrrr 011011 trrrrrrr 011100 trrrrrrr 011101 trrrrrrr 011110 trrrrrrr 010010 trrrrrrr 110100 iiiiiiii 010011 trrrrrrr 110101 iiiiiiii 010100 trrrrrrr 110110 iiiiiiii 011111 trrrrrrr 010110 trrrrrrr Mnemonic Operands NOP CLRWT SLEEP TMODE RET CPIO R STWR R LDR R, t LDWI I SWAPR R, t INCR R, t INCRSZ R, t ADDWR R, t SUBWR R, t DECR R, t ANDWR R, t ANDWI i IORWR R, t IORWI i XORWR R, t XORWI i COMR R, t RRR R, t Function No operation Clear Watchdog timer Sleep mode Load W to TMODE register Return Control I/O port register Store W to register Load register Load immediate to W Swap halves register Increment register Increment register, skip if zero Add W and register Subtract W from register Decrement register AND W and register AND W and immediate Inclu. OR W and register Inclu. OR W and immediate Exclu. OR W and register Exclu. OR W and immediate Complement register Rotate right register Operating None 0/ WT W/ TMODE Stack/ PC W/ CPIO r W/ R R/ t I/ W [R(0~3) R(4~7)]/ t R + 1/ t R + 1/ t W + R/ t R W/ t (R+/W+1/ t) R 1/ t R a W/ t i a W/ W R a W/ t i a W/ W R o W/ t i o W/ W /R/ t R(n) / R(n-1), C / R(7), R(0)/ C TF, PF None None None None Z None None Z None C, HC, Z C, HC, Z Z None Z Z Z Z Z Z Z C 0/ WT, stop OSC TF, PF Status
DECRSZ R, t Decrement register, skip if zero R 1/ t
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 6
2005/6
VER1.3
MDT10P05(BE)
Instruction Code 010101 trrrrrrr 010000 1xxxxxxx 010001 0rrrrrrr 0000bb brrrrrrr 0010bb brrrrrrr 0001bb brrrrrrr 0011bb brrrrrrr 1000nn nnnnnnnn 1010nn nnnnnnnn 110000 nnnnnnnn 110001 iiiiiiii 11001n nnnnnnnn Mnemonic Operands RLR CLRW CLRR BCR BSR R R, b R, b R, t Function Rotate left register Clear working register Clear register Bit clear Bit set Bit Test, skip if clear Bit Test, skip if set Long CALL subroutine Long JUMP to address Call subroutine Return, place immediate to W JUMP to address Operating R(n)/ r(n+1),C/ R(0), R(7)/ C 0/ W 0/ R 0/ R(b) 1/ R(b) Skip if R(b)=0 Skip if R(b)=1 n/ PC, PC+1/ Stack n/ PC n/ PC, PC+1/ Stack Stack/ PC, i/ W n/ PC Status C Z Z None None None None None None None None None
BTSC R, b BTSS R, b LCALL n LJUMP n CALL RTWI JUMP n i n
Note : W WT TMODE CPIO TF PF PC OSC Inclu. Exclu. AND : : : : : : : : : : : Working register Watchdog timer TMODE mode register Control I/O port register Timer overflow flag Power loss flag Program Counter Oscillator Inclusive `a ' Exclusive `o ' Logic AND `a ' b t : : Bit position Target 0 : Working register 1 : General register General register address Carry flag Half carry Zero flag Complement Don't care Immediate data ( 8 bits ) Immediate address
R C HC Z / x i n
: : : : : : : :
9. Electrical Characteristics
(A) Operating Voltage & Frequency Vdd
R
2.3V ~ 6.0 V
FrequencyR0 Hz ~ 20 MHz
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 7
2005/6
VER1.3
MDT10P05(BE)
(B) Input Voltage @ V ddx 5.0 V, Temperaturex25 J Port Vil Vih PA, PB RTCC, /MCLR PA, PB Min. Vss Vss 2.0 V Max. 1.0 V 1.0V Vdd
RTCC, /MCLR 3.1 V Vdd Threshold Voltage : Port A, Port B V thx 1.5V RTCC/MCLR V V il x 1.25V, V ih x 2.95V (Schmitt Trigger) (C) Output VoltageR @ V ddx 5.0 V, Temperaturex25 J , the typical value as followings : PA, PB Port Iohx 20.0 mA Iol x 20.0 mA Iohx 5.0 mA Iol x 5.0 mA Vohx 3.6 V Vol x 0.6 V Vohx 4.6 V Vol x 0.3 V
(D) Leakage Current @ V ddx 5.0 V, Temperaturex25 J , the typical value as followings : Iil Iih (E) Sleep Current @WDTDisable, PED-Disable Temperaturex25 J , the typical value as followings : Vddx 2.3 V Vddx 3.0 V Vddx 4.0 V Vddx 5.0 V Vddx 6.0V IddO 0.1 A IddO 0.1 A IddO 0.1 A IddO 0.1 A Idd=80 A 0.1A (Max.) I 0.1A (Max.)
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 8
2005/6
VER1.3
MDT10P05(BE)
@WDTEnable, PED-Disable Temperaturex25 J , the typical value as followings : Vddx 2.3 V Vddx 3.0 V Vddx 4.0 V Vddx 5.0 V Vddx 6.0 V IddO 1.0 A Iddx 3.0 A Iddx 7.5 A Iddx 16.0 A Iddx 27.0 A
(F) Typical Operating Current : (Temperaturex25 J ) (i) OSC TypexRC (OSC1&OSC2 Internal Cap about 10P); WDTEnable; @ Vddx 5.0 V Cext. (F) Rext. (Ohm) 4.7 K 10.0 K 0P 47.0 K 100.0 K 300.0 K 470.0 K 4.7 K 10.0 K 3P 47.0 K 100.0 K 300.0 K 470.0 K 4.7 K 10.0 K 20P 47.0 K 100.0 K 300.0 K 470.0 K Frequency (Hz) 11.8 M 5.7 M 1.3 M 628 K 215 K 135 K 9.1 M 4.6 M 1.2 M 540 K 170 K 100 K 5.1 M 2.7 M 600 K 285 K 110 K 55 K Current (A) 1.3 mA 710 A 260 A 210 A 170 A 160 A 890 A 510 A 210 A 185 A 130 A 120 A 560 A 330 A 170 A 140 A 120 A 110 A
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 9
2005/6
VER1.3
MDT10P05(BE)
Cext. (F) Rext. (Ohm) 4.7 K 10.0 K 100P 47.0 K 100.0 K 300.0 K 470.0 K 4.7 K 10.0 K 300P 47.0 K 100.0 K 300.0 K 470.0 K Frequency (Hz) 2.1 M 1.1 M 230 K 110 K 38 K 25 K 910 K 450 K 90 K 40 K 14 K 9.5 K Current (A) 290 A 215 A 140 A 130 A 45 A 30 A 185 A 155 A 115 A 110 A 105 A 100 A
(ii) OSC TypexLF (OSC1 &OSC2 Internal Cap about 10P); WDTDisable QPED=Enable Voltage/Frequency 2.3 V 3.0 V 4.0 V 5.0 V 6.0 V 32 K 455 K (Ext C=50P) (Ext C=20P) 11 A 19 A 66 A 70A 125 A
@2.4V
1M 35 A 50 A 95 A 140 A 210 A
Sleep O0.1 A O0.1 A O0.1 A O0.1 A 80 A
24 A 40 A 82 A
145 A 250 A
(iii) OSC TypexXT(OSC1&OSC2 Internal Cap about 10P); WDTEnable Voltage/Frequency 2.3 V 3.0 V 4.0 V 5.0 V 6.0 V 1M 32 A 72 A 145 A 250 A 390 A 4M 100 A 180 A 300 A 440 A 650 A 10 M 220 A 400 A 600 A 1.0 mA 1.2 mA Sleep O1.0 A 3.0 A 7.5 A 16 A 27 A
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 10
2005/6
VER1.3
MDT10P05(BE)
(iv) OSC TypexHF (OSC1& OSC2 Internal Cap about 10P)Q WDTEnable Voltage/Frequency 2.3 V 3.0 V 4.0 V 5.0 V 6.0 V 4M 100 A 200 A 340 A 540 A 1.0 mA 10 M 230 A 420 A 610 A 0.95 mA 1.25 mA 20 M @2.4V 590 A 780 A 1.2 mA 1.75 mA 2.4 mA Sleep O1.0 A 3.0 A 7.5 A 16 A 27 A
(G)The basic WDT time-out cycle time @ Vdd=5.0v ,Temperaturex25 J , the typical value as followings : Voltage (V) 2.3 3.0 4.0 5.0 6.0 Basic WDT time-out cycle time (ms) 28.0 24.0 21.0 19.0 17.0
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 11
2005/6
VER1.3
MDT10P05(BE)
(H) Reset & Watchdog Timer Timing
/MCLR, WATCHDOG timer and internal POR timing Vdd
/MCLR Internal POR Tost OST Time-out
Internal Reset
WDT reset Tmclr I/O pin Tost Tio Twdt Tio
Symbol Tost Tio Tmclr Twdt
Description Oscillator start up time I/O floating from /MCLR low /MCLR pulse width Watchdog timer time-out period (No postscaler)
Min 15
Typ 20
Max 24 100
Unit ms ns ns
500 15 20 24
ms
(I) Power Edge-detector Reset Voltage (Not in Sleep Mode), @ V ddx 5.0 V(PEDGEnable) VprO 1.8~2.1 V Vpr
R
Vdd (Power Supply)
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 12
2005/6
VER1.3
MDT10P05(BE)
(J) MCLRB FilterG@ Vdd=5.0v Wm O1.0us Wm : Filter pulse width (low) in /MCLR pin.
10. Port A and Port B Equivalent Circuit
Working Register Data I/P D I/O Control Latch CK Q QB
I/O Control
Port I/O Pin D Data O/P Latch CK Q
Write
Data Bus QB Data I/P Latch CK
D Input Resistor TTL Input Level
Read
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 13
2005/6
VER1.3
MDT10P05(BE)
11. MCLRB and RTCC Input Equivalent Circuit
R U 1 K
MCLRB Schmitt Trigger
R U 1 K
RTCC Schmitt Trigger
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 14
2005/6
VER1.3
MDT10P05(BE)
12. Block Diagram
Stack Two Levels
EPROM 512N14 (MDT10P05)
RAM 25N8 Port A
Port PA0~PA3 4 bits
9 or10 bits 9 or 10 bits 14 bits
Program Counters
Instruction Register
Special Register
OSC1 OSC2 MCLR Instruction Decoder
D0~D7
Port B Control Circuit
Port PB0 ~PB7 8 bits
Oscillator Circuit
Data 8-bit
Power on Reset Power Down Reset Working Register ALU Status Register
8-bit Timer/Counter
Prescale
WDT/OST Timer
RTCC
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 15
2005/6
VER1.3
MDT10P05(BE)
13. Internal Capacitor Selection For Crystal Oscillator
@ V ddx 2.3V~6.0 V , C1=C2=10P
To increase the stability of oscillator and the ability of anti-noise, the above values of the external capacitor range can be recommended for reference, but the higher capacitance also increases the start-up time.
This specification are subject to be changed without notice. Any latest information please preview ttp;//www.mdtic.com.tw
P. 16
2005/6
VER1.3


▲Up To Search▲   

 
Price & Availability of MDT10P05

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X